Russian 3D-torus interconnect with globally addressable memory support

Автор: Korzh A.A., Makagon D.V., Borodin A.A., Zhabin La., Kushtanov E.R., Syromyatnikov E.L., Cheryomushkina E.V.

Журнал: Вестник Южно-Уральского государственного университета. Серия: Математическое моделирование и программирование @vestnik-susu-mmp

Статья в выпуске: 35 (211), 2010 года.

Бесплатный доступ

This paper gives the overview and early results of prototyping of the 3d-torus interconnect developed in NICEVT, Moscow. This interconnect was designed to be equally effective in small-size computing clusters and petascale systems. The key features of the interconnect are high fault-tolerance, high message rate per core supported by host adapter and hardware support for globally addressable memory provided via SHMEM parallel programming library.

Interconnection network, supercomputer, 3d-mop, globally addressable memory, sd-torus

Короткий адрес: https://sciup.org/147159075

IDR: 147159075

Статья научная